library ieee; use ieee.std_logic_1164.all; architecture bench of to_vector_test is signal vec : std_ulogic_vector(15 downto 0); signal r : real := 0.0; begin dut : entity work.to_vector(behavioral) port map (r, vec); stimulus : process is begin r <= 0.0; wait for 10 ns; r <= -1.0; wait for 10 ns; r <= -2.0; wait for 10 ns; r <= +0.9999; wait for 10 ns; r <= +2.0; wait for 10 ns; r <= -0.5; wait for 10 ns; r <= +0.5; wait for 10 ns; wait; end process stimulus; end architecture bench; <div align="center"><br /><script type="text/javascript"><!-- google_ad_client = "pub-7293844627074885"; //468x60, Created at 07. 11. 25 google_ad_slot = "8619794253"; google_ad_width = 468; google_ad_height = 60; //--></script> <script type="text/javascript" src="http://pagead2.googlesyndication.com/pagead/show_ads.js"> </script><br /> </div>