entity fg_a_02 is end entity fg_a_02; library ieee; use ieee.std_logic_1164.all; architecture test of fg_a_02 is signal clk, a, b : std_ulogic; begin stimulus : process is begin clk <= '0'; a <= '0'; b <= '0'; wait for 10 ns; clk <= '1', '0' after 10 ns; wait for 20 ns; b <= '1'; wait for 10 ns; clk <= '1', '0' after 20 ns; a <= '0' after 10 ns; wait; end process stimulus; b1 : block is signal q : std_ulogic; begin -- code from book process (clk) is variable d : std_ulogic; begin if a = b then d := '1'; else d := '0'; end if; if rising_edge(clk) then q <= d; end if; end process; -- end code from book end block b1; b2 : block is signal q : std_ulogic; begin -- code from book process (clk) is begin if rising_edge(clk) then if a = b then q <= '1'; else q <= '0'; end if; end if; end process; -- end code from book end block b2; end architecture test; <div align="center"><br /><script type="text/javascript"><!-- google_ad_client = "pub-7293844627074885"; //468x60, Created at 07. 11. 25 google_ad_slot = "8619794253"; google_ad_width = 468; google_ad_height = 60; //--></script> <script type="text/javascript" src="http://pagead2.googlesyndication.com/pagead/show_ads.js"> </script><br /> </div>